### 224288 MOKD BY 10-BH BY 5-BANK2 NCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 **DGE PACKAGE** (TOP VIEW) - Organization . . . 512K × 16 × 2 Banks - 3.3-V Power Supply (±10% Tolerance) - Two Banks for On-Chip Interleaving (Gapless Accesses) - High Bandwidth Up to 80-MHz Data Rates - Burst Length Programmable to 1, 2, 4, 8, or Full Page - Programmable Output Sequence Serial or Interleave - Chip Select and Clock Enable for **Enhanced-System Interfacing** - Cycle-by-Cycle DQ Bus Mask Capability With Upper and Lower Byte Control - Programmable Read Latency From Column **Address** - Self-Refresh Capability - High-Speed, Low-Noise LVTTL Interface - Power-Down Mode - Compatible With JEDEC Standards - 4K Refresh (Total for Both Banks) - Pipeline Architecture (Single Cycle Architecture) - Performance Ranges: | | | ACTV | | |------------|-----------------|--------------------|------------------| | | SYNCHRONOUS | COMMAND TO | REFRESH | | | CLOCK CYCLE | <b>READ OR WRT</b> | TIME | | | TIME | COMMAND | INTERVAL | | | t <sub>CK</sub> | <sup>t</sup> RCD | t <sub>REF</sub> | | | (MIN) | (MIN) | (MAX) | | '626162-12 | 12 ns | 35 ns | 64 ms | | '626162-15 | 15 ns | 40 ns | 64 ms | ### description The TMS626162 series of devices are high-speed 16777216-bit synchronous dynamic randomaccess memories organized as two banks of 524288 words with sixteen bits per word. All inputs and outputs of the TMS626162 series are compatible with the low-voltage TTL (LVTTL) interface. | ' | (101 1 | _** | , | |--------------------|--------|-----|-------------------| | <b>V</b> | | Ε0 | <b>հ</b> ., | | V <sub>CC</sub> | | 50 | F 33 | | DQ0 [ | | 49 | DQ15 | | DQ1 | | | DQ14 | | V <sub>SSQ</sub> | | | V <sub>SSQ</sub> | | DQ2 | 5 | | DQ13 | | DQ3 [ | 6 | | DQ12 | | Vcca [ | 7 | | Vcca | | DQ4 [ | 8 | | DQ11 | | DQ5 [ | 9 | 42 | DQ10 | | V <sub>SSQ</sub> [ | 10 | 41 | Dv <sub>ssQ</sub> | | DQ6 [ | 11 | | DQ9 | | DQ7 | 12 | 39 | DQ8 | | Vcca [ | 13 | 38 | vcca | | DQML [ | 14 | | NC | | WE [ | 15 | 36 | роми | | CAS [ | 16 | | CLK | | RAS [ | 17 | 34 | CKE | | <u>cs</u> [ | 18 | 33 | NC | | A11 🛚 | 19 | 32 | ] A9 | | A10 🗒 | 20 | 31 | ] A8 | | A0 [ | 21 | 30 | A7 | | A1 [ | 22 | 29 | ] A6 | | A2 [ | 23 | 28 | ] A5 | | АЗ [ | 24 | 27 | ] A4 | | Vcc □ | 25 | 26 | V <sub>SS</sub> | | l | | _ | | | | | | | | | PIN NOMENCLATURE | |-----------------|---------------------------------------------| | A0-A10 | Address Inputs | | | A0-A10 Row Addresses | | | A0-A7 Column Addresses | | | A10 Automatic-Precharge Select | | A11 | Bank Select | | CAS | Column-Address Strobe | | CKE | Clock Enable | | CLK | System Clock | | <u>cs</u> | Chip Select | | DQ0-DQ15 | SDRAM Data Input/Data Output | | DQML, DQMU | Data/Output Mask Enables | | NC | No External Connect | | RAS | Row-Address Strobe | | VCC | Power Supply (3.3 V Typ) | | Vccq | Power Supply for Output Drivers (3.3 V Typ) | | V <sub>SS</sub> | Ground | | <u>∨</u> ssQ | Ground for Output Drivers | | W | Write Enable | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### 524288 WORD BY 16-BIT BY 2-BANKS SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### description (continued) The synchronous DRAM (SDRAM) employs state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power. All inputs and outputs are synchronized with the CLK input to simplify system design and enhance use with high-speed microprocessors and caches. The TMS626162 SDRAM is available in a 400-mil, 50-pin surface-mount TSOP (II) package (DGE suffix). ### functional block diagram ### operation All inputs to the '626162 SDRAM are latched on the rising edge of the system (synchronous) clock. The outputs, DQ0-DQ15, are also referenced to the rising edge of CLK. The '626162 has two banks that are accessed independently. A bank must be activated before it can be accessed (read from or written to). Refresh cycles refresh both banks alternately. Five basic commands or functions control most operations of the '626162: - Bank activate/row-address entry - Column-address entry/write operation - Column-address entry/read operation - Bank deactivate - CAS-before-RAS (CBR)/self-refresh entry Additionally, operation can be controlled by three methods: using chip select ( $\overline{CS}$ ) to select/deselect the devices, using DQMx to enable/mask the DQ signals on a cycle-by-cycle basis, or using CKE to suspend (or gate) the CLK input. The device contains a mode register that must be programmed for proper operation. Tables 1 through 3 show the various operations that are available on the '626162. These truth tables identify the command and/or operations and their respective mnemonics. Each truth table is followed by a legend that explains the abbreviated symbols. An access operation refers to any READ (READ-P) or WRT (WRT-P) command in progress at cycle n. Access operations include the cycle upon which the READ (READ-P) or WRT (WRT-P) command is entered and all subsequent cycles through the completion of the access burst. EPIC is a trademark of Texas Instruments Incorporated. ### operation (continued) Table 1. Basic Command Truth Table† | COMMAND | STATE OF<br>BANK(S) | cs | RAS | CAS | w | A11 | A10 | A9-A0 | MNEMONIC | |-----------------------------------------------------------|----------------------|----|-----|-----|---|-----|-----|---------------------------------|----------| | Mode register set | T = deac<br>B = deac | L | L | L | L | × | x | A9=V<br>A8=0<br>A7=0<br>A6-A0=V | MRS | | Bank deactivate (precharge) | X | L | L | Н | L | BS | L | X | DEAC | | Deactivate all banks | Х | L | L | Н | L | X | Н | Х | DCAB | | Bank activate/row-address entry | SB = deac | L | L | Н | Н | BS | V | V | ACTV | | Column-address entry/write operation | SB = actv | L | Н | L | L | BS | L | V | WRT | | Column-address entry/write operation with auto-deactivate | SB = actv | L | н | L | L | BS | н | V | WRT-P | | Column-address entry/read operation | SB = actv | L | Н | L | Н | BS | L | V | READ | | Column-address entry/read operation with auto-deactivate | SB = actv | L | н | L | н | BS | н | ٧ | READ-P | | Burst stop | SB = actv | L | Н | Н | L | Х | Х | Х | STOP | | No operation | Х | L | Н | Н | Н | Х | × | Х | NOOP | | Control-input inhibit/no operation | Х | Н | X | X | × | × | × | Х | DESL | | CBR refresh <sup>‡</sup> | T = B =<br>deac | L | L | L | Н | х | Х | х | REFR | <sup>†</sup> For execution of these commands on cycle n, CKE (n) must be high and satisfy to the power-down exit (PDE), to the clock-suspend (HOLD) exit, and to the power-down exit (PDE), to the clock-suspend (HOLD) exit, and to the command the command to the command that the clock-suspend (HOLD) exit, and to the command the command that the clock-suspend (HOLD) exit, and to the command that the clock-suspend (HOLD) exit, and to the command that the clock-suspend (HOLD) exit, and to n = CLK cycle number L = Logic low H = Logic high X = Don't care V = Valid T = Bank T B = Bank B actv = Activated deac = Deactivated BS = Logic high to select bank T; logic low to select bank B SB = Bank selected by A11 at cycle n <sup>‡</sup> CBR or self-refresh entry requires that all banks be deactivated or in an idle state prior to the command entry. Legend: ### TMS626162 524288 WORD BY 16-BIT BY 2-BANKS SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### operation (continued) Table 2. CKE-Use Command Truth Table† | COMMAND | STATE OF BANK(S) | CKE<br>(n-1) | CKE<br>(n) | CS<br>(n) | RAS<br>(n) | CAS<br>(n) | (n) | MNEMONIC | |---------------------------|----------------------------|--------------|------------|-----------|------------|------------|-----|----------| | Self-refresh entry | T = B = deac | Н | L | L | L | L | Н | SLFR | | | T = B = no | Н | L | L | Н | Н | Н | PDE | | Power-down entry at n + 1 | access operation‡ | Н | L | Н | X | X | Х | PDE | | | | L | Н | L | Н | Н | Н | _ | | Self-refresh exit | T = B = self refresh | L | Н | Н | × | Х | Х | _ | | Power-down exit | T = B = power down | L | Н | × | X | Х | Х | | | CLK suspend at n+1 | T or B = access operation‡ | н | L | х | х | × | х | HOLD | | CLK suspend exit at n+1 | T or B = access operation‡ | L | н | x | х | х | х | _ | † For execution of these commands, A0-A11 (n) and DQMx (n) are don't cares. ‡ An access operation refers to any READ (READ-P) or WRT (WRT-P) command in progress at cycle n. Access operations include the cycle upon which the READ (READ-P) or WRT (WRT-P) command is entered and all subsequent cycles through the completion of the access burst. Legend: n = CLK cycle number L = Logic low H = Logic high X = Don't care T = Bank T B = Bank B Deactivated ### operation (continued) Table 3. DQM-Use Command Truth Table† | COMMAND | STATE OF<br>BANK(S) | DQML<br>DQMU <sup>‡</sup><br>(n) | D0-D7<br>D8-D15 <sup>‡</sup><br>(n) | Q0-Q7<br>Q8-Q15 <sup>‡</sup><br>(n+2) | MNEMONIC | |-----------------|-------------------------------------------------------|----------------------------------|-------------------------------------|---------------------------------------|----------| | _ | T = deac<br>and<br>B = deac | × | N/A | Hi-Z | _ | | _ | T = actv<br>and<br>B = actv<br>(no access operation)§ | x | N/A | Hi-Z | _ | | Data-in enable | T = write<br>or<br>B = write | L | ٧ | N/A | ENBL | | Data-in mask | T = write<br>or<br>B = write | н | М | N/A | MASK | | Data-out enable | T = read<br>or<br>B = read | L | N/A | V | ENBL | | Data-out mask | T = read<br>or<br>B = read | Н | N/A | Hi-Z | MASK | <sup>†</sup> For execution of these commands, CKE (n) must be high and satisfy to the power-down exit (PDE), to the same control of these commands, CKE (n) must be high and satisfy to the power-down exit (PDE), to the satisfy to the satisfy to the power-down exit (PDE), to the satisfy t n = CLK cycle number L = Logic low H = Logic high X = Don't care M = Masked input dataN/A = Not applicable T = Bank T B = Bank B actv = Activated deac = Deactivated write = Activated and accepting data in on cycle n read = Activated and delivering data out on cycle n + 2 <sup>‡</sup> DQML (n) operations correspond to D(0)-D(7) and Q(0)-Q(7) events, while DQMU (n) operations correspond to D(8)-D(15) and Q(8)-Q(15) events. <sup>§</sup> An access operation refers to any READ (READ-P) or WRT (WRT-P) command in progress at cycle n. Access operations include the cycle upon which the READ (READ-P) or WRT (WRT-P) command is entered and all subsequent cycles through the completion of the access burst. Legend: ### 524288 WORD BY 16-BIT BY 2-BANKS SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### burst sequence All data for the '626162 is written or read in a *burst* fashion. That is, a single starting address is entered into the device and then the '626162 internally accesses a sequence of locations based on that starting address. Some of the subsequent accesses after the first can be at preceding as well as succeeding column addresses, depending on the starting address entered. This sequence can be programmed to follow either a serial burst or an interleave burst (see Tables 4 through 6). The length of the burst sequence can be user-programmed to be either 1, 2, 4, 8, or full page (256) accesses. After a read burst is completed (as determined by the programmed burst length), the outputs are in the high-impedance state until the next read access is initiated. **Table 4. 2-Bit Burst Sequences** | | INTERNA | AL COLU | MN ADDR | ESS A0 | |------------|---------|---------|---------|--------| | | DECI | MAL | BINA | RY | | | START | 2ND | START | 2ND | | Serial | 0 | 1 | 0 | 1 | | Conai | 1 | 0 | 1 | 0 | | Interleave | 0 | 1 | 0 | 1 | | | 1 | 0 | 1 | 0 : | Table 5. 4-Bit Burst Sequences | | | | NTERNAL | COLUM | IN ADDRES | S A1 - A | 0 | | |--------------|-------|-----|---------|-------|-----------|----------|-----|-----| | | | DEC | IMAL | | | BIN | ARY | | | | START | 2ND | 3RD | 4TH | START | 2ND | 3RD | 4TH | | | 0 | 1 | 2 | 3 | 00 | 01 | 10 | 11 | | <br> Serial | 1 | 2 | 3 | 0 | 01 | 10 | 11 | 00 | | Cona | 2 | 3 | 0 | 1 | 10 | 11 | 00 | 01 | | | 3 | 0 | 1 | 2 | 11 | 00 | 01 | 10 | | | 0 | 1 | 2 | 3 | 00 | 01 | 10 | 11 | | Interleave | 1 | 0 | 3 | 2 | 01 | 00 | 11 | 10 | | intoriou to | 2 | 3 | 0 | 1 | 10 | 11 | 00 | 01 | | | 3 | 2 | 1 | 0 | 11 | 10 | 01 | 00 | SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### burst sequence (continued) **Table 6. 8-Bit Burst Sequences** | , | | | | | | NTER | NAL C | OLUM | N ADDRE | SS A2- | -A0 | | _ | | | | |------------|-------|-----|-----|-------|-----|------|-------|------|---------|--------|-----|------|-----|-----|-----|-----| | | | | | DECIM | AL | | | | | | | BINA | RY | | | | | | START | 2ND | 3RD | 4TH | 5TH | 6TH | 7TH | 8TH | START | 2ND | 3RD | 4TH | 5TH | 6TH | 7TH | 8TH | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | 000 | | | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 010 | 011 | 100 | 101 | 110 | 111 | 000 | 001 | | Serial | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 011 | 100 | 101 | 110 | 111 | 000 | 001 | 010 | | Jona | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 100 | 101 | 110 | 111 | 000 | 001 | 010 | 011 | | | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 101 | 110 | 111 | 000 | 001 | 010 | 011 | 100 | | | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 110 | 111 | 000 | 001 | 010 | 011 | 100 | 101 | | | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 111 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 000 | 001 | 010 | 011 | 100 | 101 | 110 | 111 | | | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 | 001 | 000 | 011 | 010 | 101 | 100 | 111 | 110 | | | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | 010 | 011 | 000 | 001 | 110 | 111 | 100 | 101 | | Interleave | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 011 | 010 | 001 | 000 | 111 | 110 | 101 | 100 | | monoave | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 100 | 101 | 110 | 111 | 000 | 001 | 010 | 011 | | | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 | 101 | 100 | 111 | 110 | 001 | 000 | 011 | 010 | | | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | 110 | 111 | 100 | 101 | 010 | 011 | 000 | 001 | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 111 | 110 | 101 | 100 | 011 | 010 | 001 | 000 | ### latency The beginning data-output cycle of a read burst can be programmed to occur 1, 2, or 3 CLK cycles after the read command (see setting the mode register, page 9). This feature allows the user to adjust the '626162 to operate in accordance with the system's capability to latch the data output from the '626162. The delay between the READ command and the beginning of the output burst is known as *read latency* (also known as <del>CAS</del> latency). After the initial output cycle begins, the data burst occurs at the CLK frequency without any intervening gaps. Use of minimum read latencies is restricted based on the particular maximum frequency rating of the '626162. There is no latency for data-in cycles (write latency). The first data-in cycle of a write burst is entered at the same rising edge of CLK on which the WRT command is entered. The write latency is fixed and not determined by the mode-register contents. ### two-bank operation The '626162 contains two independent banks that can be accessed individually or in an interleaved fashion. Each bank must be activated with a row address before it can be accessed. Each bank must then be deactivated before it can be activated again with a new row address. The bank-activate/row-address-entry command (ACTV) is entered by holding RAS low, CAS high, W high, and A11 valid on the rising edge of CLK. A bank can be deactivated either automatically during a READ (READ-P) or a WRT (WRT-P) command or by using the deactivate-bank (DEAC) command. Both banks can be deactivated at once by using the DCAB command (see Table 1 and the bank-deactivation description). ### 1 M SOZO 102 524288 WORD BY 16-BIT BY 2-BANKS SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### two-bank row-access operation The two-bank feature allows the user to access information on random rows at a higher rate of operation than is possible with a standard DRAM. This can be accomplished by activating one bank with a row address and, while the data stream is being accessed to/from that bank, activating the second bank with another row address. When the data stream to/from the first bank is complete, the data stream to/from the second bank can begin without interruption. After the second bank is activated, the first bank can be deactivated to allow the entry of a new row address for the next round of accesses. In this manner, operation can continue in an interleaved fashion. Figure 26 is an example of two-bank row interleaving with automatic deactivate for the case of read latency of 3 and a burst length of 8. ### two-bank column-access operation The availability of two banks allows the access of data from random starting columns between banks at a higher rate of operation. After activating each bank with a row address (ACTV command), A11 can be used to alternate READ or WRT commands between the banks to provide gapless accesses at the CLK frequency, provided all specified timing requirements are met. Figure 27 is an example of two-bank column interleaving with a read latency of 3 and a burst length of 2. ### bank deactivation (precharge) Both banks can be simultaneously deactivated (placed in precharge) by using the DCAB command. A single bank can be deactivated by using the DEAC command. The DEAC command is entered identically to the DCAB command except that A10 must be low and A11 selects the bank to be precharged as shown in Table 1. A bank can also be deactivated automatically by using A10 during a READ or WRT command. If A10 is held high during the entry of a READ or WRT command, the accessed bank (selected by A11) is automatically deactivated upon completion of the access burst. If A10 is held low during READ- or WRT-command entry, that bank remains active following the burst. The READ and WRT commands with automatic deactivation are denoted as READ-P and WRT-P. ### chip select $\overline{\text{CS}}$ (chip select) can be used to select or deselect the '626162 for command entry which might be required for multiple-memory-device decoding. If $\overline{\text{CS}}$ is held high on the rising edge of CLK (DESL command), the device does not respond to $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , or $\overline{\text{W}}$ until the device is selected again. Device select is accomplished by holding $\overline{\text{CS}}$ low on the rising edge of CLK. Any other valid command can be entered simultaneously on the same rising CLK edge of the select operation. The device can be selected/deselected on a cycle-by-cycle basis (see Tables 1 and 2). Using $\overline{\text{CS}}$ does not affect an access burst that is in progress; the DESL command can only restrict $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , and $\overline{\text{W}}$ input to the '626162. ### data/output mask Masking of individual data cycles within a burst sequence can be accomplished by using the MASK command (see Table 3). If DQML (DQMU) is held high on the rising edge of CLK during a write burst, the incident data word (referenced to the same rising edge of CLK) on DQ0-DQ7 (DQ8-DQ15) is ignored. If DQML (DQMU) is held high on the rising edge of CLK for a read burst, DQ0-DQ7 (DQ8-DQ15) referenced to the second rising edge of CLK are in the high-impedance state. The application of DQM to data-output cycles (READ burst) involves a latency of two CLK cycles, but the application of DQM to data-in cycles (WRITE burst) has no latency. The MASK command (or its opposite, the ENBL command) is performed on a cycle-by-cycle basis, allowing the user to gate any individual data cycle or cycles within either a read- or a write-burst sequence. Figure 15 shows an example of data/output masking. NOTE: Data masking using DQM input is not supported when the mode register is set for read latency of one and burst length of one. If the mode register is in this mode, the DQM pin should be held low. SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### CLK-suspend/power-down mode For normal device operation, CKE should be held high to enable CLK. If CKE goes low during the execution of a READ (READ-P) or WRT (WRT-P) operation, the state of the DQ bus occurring at the immediate next rising edge of CLK is frozen at its current state, and no further inputs are accepted until CKE is returned high. This is known as a CLK-suspend operation, and its execution is denoted as a HOLD command. The device resumes operation from the point at which it was placed in suspension, beginning with the second rising edge of CLK after CKE is returned high. If CKE is brought low when no READ (READ-P) or WRT (WRT-P) command is in progress, the device enters power-down mode. If both banks are deactivated when power-down mode is entered, power consumption is reduced to the minimum. Power-down mode can be used during row-active or CBR-refresh periods to reduce input-buffer power. After power-down mode has been entered, no further inputs are accepted until CKE returns high. To ensure data in the device remains valid during the power-down mode, the self-refresh command (SLRF) must be executed concurrently with the power-down entry (PDE) command. When exiting power-down mode, new commands can be entered on the first CLK edge after CKE returns high, provided that the setup time (tcesp) is satisfied. Table 2 shows the command configuration for a CLK-suspend/power-down operation; Figures 18 and 19 show an example of the procedure. ### setting the mode register The '626162 contains a mode register that should be user-programmed with the read latency, the burst type, and the burst length. This is accomplished by executing an MRS command with the information entered on the address lines A0-A9. A logic 0 must be entered on A7 and A8, but A10-A11 are don't care entries for the '626162. When A9 = 1 the write burst length will always be 1. When A9 = 0 the write burst length is defined by A2-A0. Figure 1 shows the valid combinations for a successful MRS command. Only valid addresses allow the mode register to be changed. If the addresses are not valid, the previous contents of the mode register remain unaffected. The MRS command is executed by holding $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{W}$ low and the input mode word valid on A0-A9 on the rising edge of CLK (see Table 1). The MRS command can be executed only when both banks are deactivated. | REGISTER<br>BIT A9 | Write Burst<br>Length | |--------------------|-----------------------| | 0 | A2-A0 | | 1 | 1 | | RI | EGISTI<br>BITS <sup>†</sup> | | READ<br>LATENCY <sup>‡</sup> | |-------------|-----------------------------|-------------|------------------------------| | A6 | A5 | A4 | LATENCY+ | | 0<br>0<br>0 | 0<br>1<br>1 | 1<br>0<br>1 | 1<br>2<br>3 | <sup>†</sup> All other combinations are reserved. | BURST LENGTH | R | GISTE<br>BITS§ | RE | |--------------|----|----------------|----| | | A0 | A1 | A2 | | 1 | 0 | 0 | 0 | | 2 | 1 | 0 | 0 | | 4 | 0 | 1 | 0 | | 8 | 1 | 1 | 0 | | 256 | 1 | 1 | 1 | <sup>§</sup> All other combinations are reserved. <sup>‡</sup> Refer to timing requirements for minimum valid read latencies based on maximum frequency rating. ### TMS626162 524288 WORD BY 16-BIT BY 2-BANKS SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### refresh The '626162 must be refreshed at intervals not exceeding $t_{REF}$ (see timing requirements) or data cannot be retained. Refresh can be accomplished by performing a read or write access to every row in both banks, or by performing 4096 $\overline{CAS}$ -before- $\overline{RAS}$ (REFR) commands, or by placing the device in self refresh. Regardless of the method used, refresh must be accomplished before $t_{REF}$ has expired. ### CAS-before-RAS (CBR) refresh Before performing a CBR refresh, both banks must be deactivated (placed in precharge). To enter a REFR command, $\overline{RAS}$ and $\overline{CAS}$ must be low and $\overline{W}$ must be high upon the rising edge of CLK (see Table 1). The refresh address is generated internally such that after 4096 REFR commands, both banks of the '626162 are refreshed. The external address and bank select (A11) are ignored. The execution of a REFR command automatically deactivates both banks upon completion of the internal CBR cycle. This allows consecutive REFR-only commands to be executed, if desired, without any intervening DEAC commands. The REFR commands do not necessarily have to be consecutive, but all 4096 must be completed before $t_{REF}$ expires. ### self refresh To enter self refresh, both banks of the '626162 must first be deactivated and a SLFR command executed (see Table 2). The SLFR command is identical to the REFR command except that CKE is low. For proper entry of the SLFR command, CKE is brought low for the same rising edge of CLK that $\overline{RAS}$ and $\overline{CAS}$ are low and $\overline{W}$ is high. CKE must be hold low to stay in self-refresh mode. In the self-refresh mode, all refreshing signals are generated internally for both banks with all external signals (except CKE) being ignored. Data can be retained by the device automatically for an indefinite period when power is maintained (consumption is reduced to a minimum). To exit self-refresh mode, CKE must be brought high. New commands are issued after $t_{RC}$ has expired. If CLK is made inactive during self refresh, it must be returned to an active and stable condition before CKE is brought high to exit self refresh (see Figure 20). Upon exiting self refresh, the normal-refresh scheme must begin immediately. If the burst-refresh scheme is used, then 4096 REFR commands must be executed before continuing with normal device operations. If a distributed-refresh scheme utilizing CBR is used (e.g., two rows every 32 $\mu$ s), then the first set of refreshes must be performed before continuing with normal device operation. This ensures that the SDRAM is fully refreshed. ### interrupted bursts A read or write can be interrupted before the burst sequence is complete with no adverse effects to the operation. This is accomplished by entering certain superseding commands as listed in Tables 7 and 8, provided that all timing requirements are met. The interruption of READ-P and WRT-P operations is not supported. **Table 7. Read-Burst Interruption** | INTERRUPTING COMMAND | EFFECT OR NOTE ON USE DURING READ BURST | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DEAC, DCAB | The DQ bus is in the high-impedance state when nHZP cycles are satisfied or upon completion of the read burst, whichever occurs first (see Figures 5 and 21). | | WRT, WRT-P | The WRT command immediately supersedes the read burst in progress, but DQM must be high nDOD+1 cycles previous to the WRT- (WRT-P) command entry to avoid DQ bus contention (see Figure 3). | | READ, READ-P | Current output cycles continue until the programmed latency from the superseding-READ (READ-P) command is met and new output cycles begin (see Figure 2). | | STOP | The DQ bus is in the high-impedance state two clock cycles after the stop command is entered or upon completion of the read burst, whichever occurs first. The bank remains active. A new read or write command cannot be entered for at least two cycles after the STOP command (see Figure 4). | ### interrupted bursts (continued) ### a) INTERRUPTED ON EVEN CYCLES ### b) INTERRUPTED ON ODD CYCLES NOTE A: For the purposes of this example, read latency = 2 and burst length > 2. Figure 2. Read Burst Interrupted by Read Command NOTE A: For the purposes of this example, read latency = 2 and burst length > 2. Figure 3. Read Burst Interrupted by Write Command ### 524288 WORD BY 16-BIT BY 2-BANKS SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### interrupted bursts (continued) NOTE A: For the purposes of this example, read latency = 2 and burst length > 2. Figure 4. Read Burst Interrupt by STOP Command NOTE A: For the purposes of this example, read latency = 3 and burst length > 2. Figure 5. Read Burst Interrupted by DEAC Command **Table 8. Write-Burst Interruption** | INTERRUPTING COMMAND | EFFECT OR NOTE ON USE DURING WRITE BURST | | | | | | | | | | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | DEAC, DCAB | The DEAC/DCAB command immediately supersedes the write burst in progress. DQM must be used to mask the DQ bus such that the write recovery specification (tRWL) is not violated by the interrupt (see Figure 9). | | | | | | | | | | | WRT, WRT-P | The new WRT (WRT-P) command and data in immediately supersede the write burst in progress (see Figure 7). | | | | | | | | | | | READ, READ-P | Data in on previous cycle is written. No further data in is accepted (see Figure 6). | | | | | | | | | | | STOP | The data on the input pins at the time of the burst-STOP command is not written; no further data is accepted. The bank remains active. A new read or write command cannot be entered for at least two cycles after the STOP command (see Figure 8). | | | | | | | | | | ### interrupted bursts (continued) NOTE A: For the purposes of this example, read latency = 2, burst length > 2. Figure 6. Write Burst Interrupted by Read Command NOTE A: For the purposes of this example, burst length > 2. Figure 7. Write Burst Interrupted by Write Command NOTE A: For the purposes of this example, burst length > 2. Figure 8. Write Burst Interrupted by STOP Command NOTE A: For the purposes of this example, read latency = 2, burst length > 2, and tok = tRWL. Figure 9. Write Burst Interrupted by DEAC/DCAB Command ### power up **ADVANCE INFORMATION** Device initialization should be performed after a power up to the full $V_{CC}$ level. After power is established, a 200- $\mu$ s interval is required (with no inputs other than CLK). After this interval, both banks of the device must be deactivated. Eight REFR commands must be performed, and the mode register must be set to complete the device initialization. ### 524288 WORD BY 16-BIT BY 2-BANKS SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### NOTE 1: All voltage values are with respect to VSS. ### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------|-------|-----|-----------------------|------| | Vcc | Supply voltage | 3 | 3.3 | 3.6 | V | | Vccq | Supply voltage for output drivers | 3 | 3.3 | 3.6 | V | | VSS | Supply voltage | | 0 | | ٧ | | VSSQ | Supply voltage for output drivers | | 0 | | ٧ | | VIH | High-level input voltage | 2 | | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | - 0.3 | | 0.8 | ٧ | | TA | Operating free-air temperature | 0 | | 70 | °C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### **ADVANCE INFORMATION** electrical characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Note 2) | | DADAMETED | | TEOT 001 | DITIONO | | '6261 <del>6</del> | 32-12 | '6261 | 62-15 | UNIT | |----------------|-------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------|-----------------------|--------------------|-------|-------|-------|-------| | | PARAMETER | | TEST CON | IDITIONS | | MIN | MAX | MIN | MAX | UNII | | VOH | High-level output voltage | I <sub>OH</sub> = -2 mA | | | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output voltage | I <sub>OL</sub> = 2 mA | | | | | 0.4 | | 0.4 | ٧ | | l <sub>l</sub> | Input current (leakage) | 0 V ≤ V ≤ VCC + 0.3 V, | 0 V ≤ V <sub>I</sub> ≤ V <sub>CC</sub> + 0.3 V, All other pins = 0 V to V <sub>CC</sub> | | | | | | | μΑ | | lo | Output current (leakage) | $0 \text{ V} \leq \text{V}_{\text{O}} \leq \text{V}_{\text{CC}} + 0.3 \text{ V},$ | 0 V ≤ V <sub>O</sub> ≤ V <sub>CC</sub> + 0.3 V, Output disabled | | | | | | | μΑ | | | | | | 1 bank active | Burst length = 1 or 2 | | 90 | | 80 | | | | | t <sub>RC</sub> = MIN, t <sub>CK</sub> = I | t <sub>CK</sub> = MIN, Burst length = 4 | | | | 110 | | 100 | | | ICC1 | Average read or write current | Read latency = 3 | | | | | | | 120 | mA | | | | | interleaving Burst length = 4 or 8 | | | | 170 | | 140 | ĺ | | | | | CKE=V <sub>IH</sub><br>(see Note 3) | | | | 16 | | 16 | | | | | Both banks deactivated | Both banks deactivated CKE = V <sub>IL</sub> | | | | | | 2 | | | ICC2 | Standby current | | CKE = 0 V<br>(CMOS) | 1 * | | | | | 1 | mA | | | | One or both banks active | CKE = VIL | | | | 6 | | 6 | l | | ICC3 | Consecutive CBR commands | t <sub>RC</sub> = MIN | | | | | 90 | | 80 | mA | | | | | | | Read latency = 1 | | 70 | | 60 | | | ICC4 | Burst current, gapless burst | ACTV not allowed, t <sub>CK</sub> = 1<br>2-bank interleaved | CTV not allowed, tCK = MIN, Read latency = 2 | | | | 100 | | 90 | mA | | | | Read latency = 3 | | | | | 140 | | 120 | | | | Call makes a harrown | CKE = V <sub>IL</sub> | | | <del></del> | | 2 | | 2 | - m A | | ICC6 | Self-refresh current | CKE = 0 V (CMOS) | CKE = 0 V (CMOS) | | | | | | 1 | mA | NDOM-ACCESS MEMORY NOTES: 2. All specifications apply to the device after power-up initialization. 3. All control and address inputs must be stable and valid. ### **ADVANCE INFORMATION** ### capacitance over recommended ranges of supply voltage and operating free-air temperature, f = 1 MHz (see Note 4) | | | MIN | MAX | UNIT | |--------------------|------------------------------------------------------------------------------|-----|-----|------| | C <sub>i(S)</sub> | Input capacitance, CLK input | | 7 | pF | | C <sub>i(AC)</sub> | Input capacitance, address and control inputs: A0-A11, CS, DQMx, RAS, CAS, W | | 5 | pF | | C <sub>i(E)</sub> | Input capacitance, CKE input | | 5 | pF | | Co | Output capacitance | | 8 | pF | NOTE 4: $V_{CC} = 3.3 \pm 0.3 \text{ V}$ and bias on pins under test is 0 V. ### **524288 WORD BY 16-BIT BY 2-BANKS** SYNCHRONOUS DYNAMIC RANDOM-ACCESS MEMORY SMOS683A - FEBRUARY 1995 - REVISED JULY 1995 ### ac timing requirements over recommended ranges of supply voltage and operating free-air temperature†‡ | | | | '6261 | 162-12 | '626 | 162-15 | UNIT | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|---------|------|---------|------| | | | | MIN | MAX | MIN | MAX | UNII | | | | Read latency = 1 | 36 | | 40 | | | | tck | Cycle time, CLK (system clock) | Read latency = 2 | 18 | | 20 | | ns | | | | Read latency = 3 | 12 | | 15 | | | | tCKH | Pulse duration, CLK (system clock) high | | 3.5 | | 4 | | ns | | tCKL | Pulse duration, CLK (system clock) low | | 3.5 | | 4 | | ns | | | | Read latency = 1 | | 33 | | 38 | | | tAC | Access time, CLK † to data out (see Note 5) | Read latency = 2 | | 15 | | 18 | ns | | | (588 14018 5) | Read latency = 3 | | 10 | | 12 | | | tLZ | Delay time, CLK to DQ in the low-impedance state (see Note 6 | 5) | 0 | | 0 | | ns | | <u> </u> | | Read latency = 1 | | 20 | | 20 | | | tHZ | Delay time, CLK to DQ in the high-impedance state | Read latency = 2 | | 13 | | 14 | ns | | | (see Note 7) | Read latency = 3 | | 10 | | 11 | | | tDS | Setup time, data input | | 2 | | 2 | | ns | | tAS | Setup time, address | | 2 | | 2 | | ns | | tcs | Setup time, control input (CS, RAS, CAS, W, DQMx) | | 2 | | 2 | | ns | | tCES | Setup time, CKE (suspend entry/exit, power-down entry) | | 2 | | 2 | | ns | | tCESP | Setup time, CKE (power-down/self-refresh exit) (see Note 8) | | 10 | | 12 | | ns | | tОН | Hold time, CLK † to data out | | 3 | | 3 | | ns | | <sup>t</sup> DH | Hold time, data input | | 3 | | 4 | | ns | | t <sub>AH</sub> | Hold time, address | | 3 | | 4 | | ns | | tCH | Hold time, control input (CS, RAS, CAS, W, DQMx) | | 3 | | 4 | | ns | | tCEH | Hold time, CKE | | 3 | | 4 | | ns | | <sup>t</sup> RC | REFR command to ACTV, MRS, REFR, or SLFR command;<br>ACTV command to ACTV, MRS, REFR, or SLFR command;<br>Self-refresh exit to ACTV, MRS, REFR, or SLFR command | | 110 | 1 - | 125 | | ns | | tRAS | ACTV command to DEAC or DCAB command | | 70 | 100 000 | 80 | 100 000 | ns | | | ACTV command to READ or WRT command | | 35 | | 40 | | ns | | tRCD | ACTIVISION AND DEAD DOLLARD DOCUMENT | BL = 1, 2 | 45 | | 45 | | ns | | | ACTV command to READ-P or WRT-P command | BL = 4, 8, 256 | 35 | | 40 | | 115 | | t <sub>RP</sub> | DEAC or DCAB command to ACTV, MRS, SLFR, or REFR co | mmand | 40 | | 45 | | ns | <sup>†</sup> See Parameter Measurement Information, page 21, for load circuits. NOTES: 5. tAC is referenced from the rising transition of CLK that is previous to the data-out cycle. For example, the first data out tAC is referenced from the rising transition of CLK that is read latency - 1 cycles after the READ command. An access time is measured at output reference level 1.4 V. - 6. t<sub>LZ</sub> is measured from the rising transition of CLK that is read latency 1 cycles after the READ command. - 7. tHZ (max) defines the time at which the outputs are no longer driven and is not referenced to output voltage levels. - 8. If tCESP > tCK, NOOP or DESL commands must be entered until tCESP is met. CLK must be active and stable (if CLK was turned off for power down) before CKE is returned high. <sup>‡</sup> All references are made to the rising transition of CLK, unless otherwise noted. ### ADVANCE INFORMATION ### ac timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) $^{\dagger\ddagger}$ | | | '6261 | 62-12 | '62616 | 2-15 | LINUT | | |------------------|------------------------------------------------------------------------|-------|----------|----------|------|-------|--| | | | MIN | MAX | MIN | MAX | UNIT | | | tAPR | Final data out of READ-P operation to ACTV, MRS, SLFR, or REFR command | tı | ₹P + (nE | P × tCK) | | ns | | | tAPW | Final data in of WRT-P operation to ACTV, MRS, SLFR, or REFR command | 60 | | 75 | | ns | | | tRWL | Final data in to DEAC or DCAB command | 20 | | 30 | | ns | | | t <sub>RRD</sub> | ACTV command for one bank to ACTV command for the other bank | 24 | | 30 | | ns | | | ŧτ | Transition time, all inputs (see Note 9) | 1 | 5 | 1 | 5 | ns | | | tREF | Refresh interval | | 64 | | 64 | ms | | <sup>†</sup> See Parameter Measurement Information, page 21, for load circuits. ### clock timing requirements over recommended ranges of supply voltage and operating free-air temperature<sup>‡</sup> | | | | '6261 | 62-12 | '62616 | 32-15 | 3.45.11 | |------|------------------------------------------------------------------------------------|---------------------------------|-----------------------------|-------|--------|-------|---------| | | | | 0 -1 -2 1 2 3 3 4 n 1 0 0 0 | MAX | MIN | MAX | UNIT§ | | | | Read latency = 1 | 0 | | 0 | | | | nEP | Final data out to DEAC or DCAB command | Read latency = 2 | -1 | | -1 | | cycles | | | | Read latency = 3 | -2 | | -2 | | | | | | Read latency = 1 | 1 | | 1 | | | | nHZP | DEAC or DCAB interrupt of data-out burst to DQ in the high-impedance state | Read latency = 2 | 2 | | 2 | | cycles | | | R | Read latency = 3 | 3 | | 3 | | | | nCCD | READ or WRT command to interrupting STOP, RI<br>(n = 1, 2, 3, ) | EAD, WRT, DEAC, or DCAB command | n | 1 | n | | cycles | | nCWL | Final data in to READ or WRT command in either | r bank | 1 | | 1 | | cycles | | nWCD | WRT command to first data in | | 0 | 0 | 0 | 0 | cycles | | nDID | ENBL or MASK command to data in | | 0 | 0 | 0 | 0 | cycles | | nDOD | ENBL or MASK command to data out | | 2 | 2 | 2 | 2 | cycles | | nCLE | HOLD command to suspended CLK edge;<br>HOLD operation exit to entry of any command | | 1 | 1 | 1 | 1 | cycles | | nRSA | MRS command to ACTV, REFR, SLFR, or MRS | command | 2 | | 2 | | cycles | | nCDD | DESL command to control input inhibit | | 0 | 0 | 0 | 0 | cycles | | nBSD | STOP command to READ or WRT command | | 2 | | 2 | | cycles | <sup>‡</sup> All references are made to the rising transition of CLK, unless otherwise noted. <sup>‡</sup> All references are made to the rising transition of CLK, unless otherwise noted. NOTE 9: Transition time, t<sub>Tr</sub> is measured between V<sub>IH</sub> and V<sub>IL</sub>. <sup>§</sup> A CLK cycle can be considered as contributing to a timing requirement for those parameters defined in cycle units only when not gated by CKE (those CLK cycles occurring during the time when CKE is asserted low). | | | | TMS | 62680 | 2-12 | TMS | 62680 | 2-15 | UNITS | |------------------|------------------------------------------------------------------------|---------------------------------------|-----|-------|------|-----|-------|--------|--------| | | Operating frequency | 1000 | 83 | 66 | 50 | 66 | 50 | 33 | MHz | | <sup>t</sup> CK | Cycle time, CLK (system clock) | | 12 | 15 | 20 | 15 | 20 | 30 | ns | | | KEY PARAMET | NUMBER OF CYCLES REQUIRED | | | | | | | | | | Read latency, minimum programmed value | 9 | 3 | 3 | 2 | 3 | 2 | 2 | cycles | | tRCD | ACTV command to READ or WRT comma | ınd | 3 | 3 | 2 | 3 | 2 | 2 | cycles | | t <sub>RAS</sub> | ACTV command to DEAC or DCAB comm | 6 | 5 | 4 | 6 | 4 | 3 | cycles | | | tRP | DEAC or DCAB command to ACTV, MRS, | SLFR, or REFR command | 4 | 3 | 2 | 3 | 3 | 2 | cycles | | <sup>t</sup> RC | REFR command to ACTV, MRS, or REFF<br>MRS, SLFR, or REFR command | R command; self-refresh exit to ACTV, | 10 | 8 | 6 | 9 | 7 | 5 | cycles | | <sup>t</sup> RWL | Final data in to DEAC or DCAB command | | 2 | 2 | 1 | 2 | 2 | 1 | cycles | | tRRD | ACTV command for one bank to ACTV co | mmand for the other bank | 2 | 2 | 2 | 2 | 2 | 1 | cycles | | | | Read latency = 1 | | | _ | _ | - | _ | cycles | | <sup>t</sup> APR | Final data out of READ-P operation to ACTV, MRS, SLFR, or REFR command | Read latency = 2 | | _ | 1 | _ | - | 1 | cycles | | | 7.01 V, IVII IO, OEI II, OI ITEI IT COMMINANC | Read latency = 3 | 1 | 1 | 0 | 1 | 0 | 0 | cycles | | tAPW | Final data in of WRT-P operation to ACTV, | MRS, SLFR, or REFR command | 5 | 4 | 3 | 5 | 4 | 3 | cycles | <sup>†</sup> All references are made to the rising transition of CLK, unless otherwise noted. ### **ADVANCE INFORMATION** ### PARAMETER MEASUREMENT INFORMATION ### general information for ac timing measurements The ac timing measurements are based on signal rise and fall times equal to 1 ns ( $t_T = 1$ ns) and a midpoint reference level of 1.4 V for LVTTL. For signal rise and fall times greater than 1 ns, the reference level should be changed to $V_{IH}$ min and $V_{IL}$ max instead of the midpoint level. All specifications referring to READ commands are also valid for READ-P commands unless otherwise noted. All specifications referring to Consecutive commands are specified as consecutive commands for the same bank unless otherwise noted. (a) LVTTL LOAD CIRCUIT (b) LVTTL ALTERNATE-LOAD CIRCUIT Figure 10. Load Circuits NOTE A: For purposes of this example, assume read latency = 3 and burst length > 1. Figure 11. nEP, Final Data Output to DEAC or DCAB Command Figure 12. Output Parameters NOTE A: tand is specified for command execution in one bank to command execution in the other bank. Figure 13. Command-to-Command Parameters Figure 14. Input-Attribute Parameters NOTE A: For purposes of this example, assume read latency = 2 and burst length = 2. Figure 15. DQ Masking NOTE A: For purposes of this example, assume read latency = 2 and burst length = 2. Figure 16. Read-Automatic Deactivate (Autoprecharge) NOTE A: For purposes of this example, the burst length = 2. Figure 17. Write-Automatic Deactivate (Autoprecharge) Figure 18. CLK Suspend Operation Figure 19. Power-Down Operation NOTE A: Assume both banks are previously deactivated. Figure 20. Self-Refresh Entry/Exit Figure 21. Write Burst Followed by DEAC/DCAB-Interrupted Read ### DQ0-DQ15 **RAS** CAS W A0-A9 CS BURST **BURST CYCLE BANK** ROW **TYPE ADDR** (B/T) C0 + 2 C0 + 3 R0 COT C0 + 1 Q † Column-address sequence depends on programmed burst type and C0 (see Table 5). NOTE A: This example illustrates minimum t<sub>RCD</sub> and nEP for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. **ACTV T** **READ T** **DEAC T** PARAMETER MEASUREMENT INFORMATION **SYNCHRONOUS** DYNAMI Figure 22. Read Burst (read latency = 3, burst length = 4) ### ANYANCE INECOMATION | | BURST<br>TYPE | BANK | ROW | | | | BURST | CYCLE | | | | |---|---------------|-------|------|-----------------|----------|--------|--------|--------|--------|--------|--------| | | (D/Q) | (B/T) | ADDR | a | <u>b</u> | C | d | e | f | g | h | | ı | D | Т | R0 | C0 <sup>†</sup> | C0 + 1 | C0 + 2 | C0 + 3 | C0 + 4 | C0 + 5 | C0 + 6 | C0 + 7 | † Column-address sequence depends on programmed burst type and C0 (see Table 6). NOTE A: This example illustrates minimum tRCD and tRWL for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 23. Write Burst (burst length = 8) SYNCHRONOUS DYNAMIC **WRT B** **READ B** **DEAC B** | BURST<br>TYPE | BANK | ROW | | BURST | CYCLE | | |---------------|-------|------|-----|--------|-------|--------| | (D/Q) | (B/T) | ADDR | a | b | C | d | | D | В | R0 | C0† | C0 + 1 | | | | Q | В | R0 | | | C1‡ | C1 + 1 | **ACTV B** NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. ### Figure 24. Write-Read Burst (read latency = 3, burst length = 2) <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 4). <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 4). | BURST<br>TYPE | BANK | ROW | | | | | | | | BURST | CYCLE | | | | | | • | | |---------------|-------|------|-----|------|------|------|------|------|------|-------|-------|------|------|------|------|------|------|------| | (D/Q) | (B/T) | ADDR | а | b | С | d | е | f | g | h | i | j | k | ı | m | n | 0 | р | | Q | Т | R0 | C0† | C0+1 | C0+2 | C0+3 | C0+4 | C0+5 | C0+6 | C0+7 | | | | | | • | | | | D | T | R0 | | | | | | | | | C1‡ | C1+1 | C1+2 | C1+3 | C1+4 | C1+5 | C1+6 | C1+7 | <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 6). NOTE A: This example illustrates minimum t<sub>BCD</sub> for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 25. Read-Write Burst With Automatic Deactivate (read latency = 3, burst length = 8) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 6). NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 26. Two-Bank Row-Interleaving Read Bursts With Automatic Deactivate (read latency = 3, burst length = 8) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 6). <sup>§</sup> Column-address sequence depends on programmed burst type and C2 (see Table 6). READ B **READ T** **READ B** **READ T** **READ B** | BURST<br>TYPE | BANK | ROW | I | BURST CYCLE | | | | | | | | | | | | |---------------|-------|------|-----------------|-------------|-----------------|--------|-----|--------|---------|---------|--|--|--|--|--| | (D/Q) | (B/T) | ADDR | а | b | С | d | е | f | ••• | | | | | | | | Q | В | R0 | C0 <sup>†</sup> | C0 + 1 | | | | | | | | | | | | | Q | Т | R1 | 1 | | C1 <sup>‡</sup> | C1 + 1 | 3 | 00.4 | | | | | | | | | Q | В | R0 | 1 | | | | C2§ | C2 + 1 | | | | | | | | | | | | | | | | | | • • • • | • • • • | | | | | | <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 4). **ACTV B** Figure 27. Two-Bank Column-Interleaving Read Bursts (read latency = 3, burst length = 2) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 4). <sup>§</sup> Column-address sequence depends on programmed burst type and C2 (see Table 4). SYNCHRONOUS DYNAM NOTE A: This example illustrates minimum t<sub>RCD</sub> and nEP for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. **ACTV T** Figure 28. Read-Burst Bank B, Write-Burst Bank T (read latency = 3, burst length = 4) | BURST<br>TYPE | BANK | ROW | | BURST CYCLE | | | | | | | | | | | |---------------|--------|----------|-----|-------------|--------|--------|-----|--------|--------|--------|--|--|--|--| | (D/Q) | (B/T) | ADDR | а | b | c | d | е | f | g | h | | | | | | D<br>Q | T<br>B | R0<br>R1 | Co† | C0+1 | C0 + 2 | C0 + 3 | C1‡ | C1 + 1 | C1 + 2 | C1 + 3 | | | | | <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 5). NOTE A: This example illustrates minimum nCWL for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 29. Write-Burst Bank T, Read-Burst Bank B With Automatic Deactivate (read latency = 3, burst length = 4) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 5). <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 5). **ACTV B** Figure 30. Use of DQM for Output and Data-in Cycle Masking (read-burst bank T, write-burst bank B, deactivate all banks) (read latency = 2, burst length = 4) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 5). NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz ### INCITA MOCCINI CONVICA † Column-address sequence depends on programmed burst type and C0 (see Table 6). C0+1 C0+2 COT NOTE A: This example illustrates minimum t<sub>RC</sub>, t<sub>RCD</sub>, nEP, and t<sub>RP</sub> for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. C0+3 C0+4 Figure 31. Refresh Cycles (refreshes followed by read burst followed by refresh) (read latency = 2, burst length = 8) C0+5 C0+6 h C0+7 (D/Q) Q (B/T) **ADDR** R0 MRS **DCAB** DQ0-DQ15 **DQMx** RAS (D/Q) (B/T) **ADDR** **ACTV B** WRT-PB # PARAMETER MEASUREMENT INFORMATION # SYNCHRONOUS DYNAM ### В R0 Cot C0+1 C0+2 C0+3 D † Column-address sequence depends on programmed burst type and C0 (see Table 5). NOTES: A. Refer to Figure 1. B. This example illustrates minimum tRCD for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. d Figure 32. Mode-Register Programming (deactivate all, mode program, write burst with automatic deactivate) (read latency = 2, burst length = 4) † Column-address sequence depends on programmed burst type and C0 (see Table 5). NOTE A: This example illustrates minimum tRCD for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 33. Use of CKE for Clock Gating (hold) and Standby Mode (read-burst bank T with hold, write-burst bank B, standby mode) (read latency = 2, burst length = 4) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 5). **SYNCHRONOUS** | BURST<br>TYPE | BANK | ROW | | BURST CYCLE | | | | | | | | | | | |---------------|-------|------|-----|-------------|------|------|-----------------|------|------|------|--|--|--|--| | (D/Q) | (B/T) | ADDR | а | b | С | d | e | f | g | h | | | | | | Q | Т | R0 | Co† | C0+1 | C0+2 | C0+3 | • | | | | | | | | | D | В | R1 | | | | | C1 <sup>‡</sup> | C1+1 | C1+2 | C1+3 | | | | | <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 5). NOTE A: This example illustrates minimum tRCD and nEP read burst, and a minimum tRWL write burst for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 34. Read-Burst Bank B, Write-Burst Bank T (read latency = 3, burst length = 4) (with lower bytes masked out during the READ cycles and upper bytes masked out during the WRITE cycles) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 5). | BURST<br>TYPE | BANK | ROW | | BURST CYCLE | | | | | | | | | | | |---------------|-------|------|-----|-------------|------|------|-----------------|------|------|------|--|--|--|--| | (D/Q) | (B/T) | ADDR | а | b | c | đ | e | f | g | h | | | | | | Q | Т | R0 | Cot | C0+1 | C0+2 | C0+3 | | | | | | | | | | D | В | R1 | | | | | C1 <sup>‡</sup> | C1+1 | C1+2 | C1+3 | | | | | <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 5). NOTE A: This example illustrates minimum t<sub>RCD</sub> and nEP read burst, and a minimum t<sub>RWL</sub> write burst for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 35. Use of DQM for Output and Data-In Cycle Masking (read-burst bank T, write-burst bank B, deactivate all banks) [only masked out the lower bytes (random bits)] <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 5). <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 6). Figure 36. Two-Bank Column-Interleaving Read Bursts (read latency = 3, burst length = 2) (with upper bytes to be masked) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 6). | BURST<br>TYPE | BANK | ROW | | BURST CYCLE | | | | | | | | | | | | · A | | | |---------------|-------|------|-----|-------------|------|------|------|------|------|------|-----------------|------|------|------|------|------|------|------| | (D/Q) | (B/T) | ADDR | а | b | С | d | e | f | 9 | h | i | j | k | ı | m | n | 0 | р | | Q | T | R0 | Cot | C0+1 | C0+2 | C0+3 | C0+4 | C0+5 | C0+6 | C0+7 | | | | | | | | | | D | T | R0 | | | | | | | | | C1 <sup>‡</sup> | C1+1 | C1+2 | C1+3 | C1+4 | C1+5 | C1+6 | C1+7 | <sup>†</sup> Column-address sequence depends on programmed burst type and C0 (see Table 6). NOTE A: This example illustrates minimum t<sub>RCD</sub> for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 37. Read Burst - Single Write With Automatic Deactivate (read latency = 3, burst length = 8) <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 6). <sup>‡</sup> Column-address sequence depends on programmed burst type and C1 (see Table 6). NOTE A: This example illustrates minimum t<sub>BCD</sub> for the '626162-12 at 83 MHz and the '626162-15 at 66 MHz. Figure 38. Two-Bank Row-Interleaving Read Bursts With Automatic Deactivate (read latency = 3, burst length = 8) (full page × 16) PARAMETER MEASUREMENT INFORMATION SYNCHRONOUS DYNAMIC <sup>§</sup> Column-address sequence depends on programmed burst type and C2 (see Table 6). ### **MECHANICAL DATA** ### DGJ (R-PDSO-G50) ### PLASTIC SMALL-OUTLINE PACKAGE ADVIANCE INCODMATION - NOTES: A. All linear dimensions are in inches (millimeters). - This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Lead dimensions include plating thickness. ### device symbolization